Advanced Search

    TANG Wei-tong, WANG Peng-jun, WANG Qian. Design of Ternary SAR ADC Based on CNFET[J]. Journal of East China University of Science and Technology, 2015, (5): 671-676.
    Citation: TANG Wei-tong, WANG Peng-jun, WANG Qian. Design of Ternary SAR ADC Based on CNFET[J]. Journal of East China University of Science and Technology, 2015, (5): 671-676.

    Design of Ternary SAR ADC Based on CNFET

    • Analog to digital converter (ADC) is a key component in the integrated system-on-chip. By analyzing the successive approximation logic circuits and ternary logic, this paper proposes a designing scheme of ternary successive approximation register (SAR) ADC based on CNFET. Firstly, the ternary capacitor array backplane is supplied to different powers by control circuits. The values of analog is successively approximated so as to produce the corresponding two value signals. Secondly, the encoder transmits two value signals into ternary signal until the end of conversion. The simulation results on HSPICE show that the proposed algorithm has correct logic function, high speed, and low power consumption characteristics.
    • loading

    Catalog

      /

      DownLoad:  Full-Size Img  PowerPoint
      Return
      Return